Part Number Hot Search : 
ETL9321N SD2200DE AP438S H0026C BZX84 VSH53022 TLP3924 P45N03L
Product Description
Full Text Search
 

To Download AT48802-16QC Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  spread- spectrum signal processor integrated circuit preliminary features two independent pn (pseudo-random noise) generators programmable r7 (128) to r13 (8,192) pn sequence lengths programmable tau-dither amplitude programmable pn phase adjustment to 1/16 chip correlation acquisition interface programming register control microcontroller compatible bus interface patent-pending frequency diversity low speed link data path for supervisory and setup functions description the at48802 spread-spectrum signal processor (sssp) chip from atmel handles all pn code generation, synchronization, and handshaking required for either station (handset or base station) of a time division duplex direct sequence spread-spectrum cordless telephone. the at48802 supports rf spreading and despreading for the best rejection of interference. in conjunction with a single-chip microcontroller, the circuit performs the following functions: generates a pseudo-random sequence for spreading the transmitted signal. generates a pseudo-random sequence for despreading in the receiver. generates a sliding phase pn for acquiring synchronization with an incoming signal. controls receive signal strength measurement timing for correlation peak detection. operates a tau-dither tracking loop, with adaptive threshold, to maintain synchronization with the incoming signal. controls transmit keying antenna switching for time-division duplexing. (continued) 0624a 64 lead pqfp pin configuration at48802 2-1
clock timing and sync generator internal data pat h transmit pn generator receive pn generator tau dither generator mux sleep/ wake controls chip phase control tdd control bus interface all blocks rssi timing rssi d/i a/d interface a/d clock a/d data a/d ce rf controls tx pwr tr sw gain pn en pa hi/lo mux and diversity control tx rx pn audio controls tx aud mute rx mute tx chop aud t/h aux t/h ringer attn dp rssi rssi rf audio and line me dout me din bus all blocks ad intr mclk buf clk all blocks update advance dither master sync clk rx data carrier det tx data m c * external components 1000 pf 300k* rc r flipsw intercom dc pwr ctrl m c internal ckts i/os block diagram controls receive audio or data sampling time and duration. controls wake-up and sleep functionality for remote battery operated handset. the at48802 unique spread-spectrum architecture capi- talizes on the benefits of long range, signal-to-noise im- provements, multi-path protection, and privacy. this de- sign employs proven analog fm modulation to achieve the lowest possible system cost yet the highest processing gain and sound quality. the chip is a fully static design. description (continued) 2-2 at48802
name pin# i/o/t description ad ce 26 o chip enable for external a/d converter, true = low. ad data 30 i 8 bit serial input for external a/d. ad intr 29 o interrupt to controller to read a/d data, true = high. ad sclk 28 o clock for a/d converter. advance 7 i advance or retard the chip phase. high = advance. ad0 37 i/t general purpose bi-directional port for microcontroller interface. ad1 38 i/t general purpose bi-directional port for microcontroller interface. ad2 39 i/t general purpose bi-directional port for microcontroller interface. ad3 40 i/t general purpose bi-directional port for microcontroller interface. ad4 44 i/t general purpose bi-directional port for microcontroller interface. ad5 45 i/t general purpose bi-directional port for microcontroller interface. ad6 46 i/t general purpose bi-directional port for microcontroller interface. ad7 47 i/t general purpose bi-directional port for microcontroller interface. ale 36 i address latch enable for port ad. down edge latches. attn dp 8 o can drive dial pulse relay or other function. aud t/h 15 o driver for audio track and hold. buf clk 42 o replica of mclk high speed clock input, for driving microcontroller clock input. carrier 17 o internal data path, high = carrier present. dc pwr ctrl 48 o can control a v cc switch to turn on and off the other circuits. dither 54 o indicates whether the tau-dither state is retarded or not retarded. high = retarded. flipsw 21 i a programmable transition on this pin will cause the chip to wake-up. gain 50 o may be used to control rf receive gain. gnd 9 27 32 41 57 64 i dc power return = 0 volts intercom 51 i a programmable transition on this pin will cause the chip to wake-up. mclk 10 i high speed clock input to chip. me din 23 i internal data path input from rf module. me dout 20 o internal data output to rf module. p0.0 2 o general purpose output port. p0.1 3 o general purpose output port. p0.2 4 o general purpose output port. pin description (continued) at48802 2-3
name pin# i/o/t description p0.3 5 o general purpose output port. p0.4 6 o general purpose output port. p0.5 12 o general purpose output port. p0.6 13 o general purpose output port. p0.7 14 o general purpose output port. pa hl 16 o may be used to control a switch which controls the rf transmit power. pn en 22 t for controlling whether the rf module runs on spread-spectrum or narrowband. r 58 o low speed clock oscillator for sleep control. rc 31 i low speed clock oscillator for sleep control. !rd 34 i read strobe input for port ad, low = true. ringer 62 o ring control output. rssi id 63 o rssi integrate/dump control. rx data 53 o internal data path output to microcontroller. rx mute 55 o mute receive audio. sync 52 t pn epoch sync for receive, transmit or both. sys rst 18 i not a user control. hold high always. tr switch 19 o controls state of rf module transmit/receive switch. tx chop 60 o controls switch to disconnect audio from rf module modulation input during receive part of tdd. tx data 49 i internal data path input from microcontroller. tx aud mute 59 o for disconnecting transmit audio when data must be transmitted. tx pwr 56 o turns on rf module transmit power during transmit part of tdd, and off during receive part of tdd. tx/rx pn 25 t pseudo-noise sequence to rf module. update 61 i causes chip phase control to step the phase. used in conjunction with advance pin 7. v cc 1 11 24 33 43 dc power input = +v cc volts. !wr 35 i write strobe for port ad. low = true. pin description (continued) 2-4 at48802
sleep mode and battery functionality in most battery applications it is necessary to power down one end of the communication link except when a call is to be made. the sleep mode circuits of the at48802 control this function. the sleep mode circuits consist of a timer which runs from a low frequency (4 khz) rc oscillator and a set of latches to interact with the rest of the chip which runs from the high frequency clock input. the sleep mode circuits also can also disable and protect the i/os of the high frequency circuits. the protected mode is such that the outputs are three-stated and the input is floating. in addition, the sleep time division duplex architecture the at48802 processor supports a time division duplex (tdd) mode of operation where the transceiver transmits information during one time period and receives during an alternating time period. this architecture has the benefit of optimizing the frequency channel utilization as the trans- mit and receive frequencies can be equal to or close to one another, without spreading at two frequencies that are wide apart. the chip generates all tdd signals, (including those signals that account for time delays through the rf transceiver) that are necessary to implement a full-duplex voice communication system. all internal timing is derived from a master external clock. the chip is fully static and can work at any clock frequency less than 20 mhz. in all the following discussions the clock rate is assumed to be 15.360 mhz which is available from the companion rf module. the 15.360 mhz master clock is internally divided down to a 7.5 khz tdd rate, alternating between transmit cycle and receive cycle. that is, the transmit and receive cycles last for 66.67 m s. high speed processing circuits high speed i/os (operate/!standby and wake 0, wake 1) high speed i/os sleep mode circuits dc power ctrl low speed clock v cc flipsw intercom r c figure 1. sleep mode arrangement control section has a dc power control output which can be used to shutdown external circuits v cc . the chip should always be connected to v cc in order for the sleep mode to be usable; the sleep mode circuits are alive and running as long as v cc is applied, however their power drain is extremely small. the sleep circuits will wake-up the chip, and other circuits if desired, in any one of three ways. 1. time-out from the 4 khz oscillator will happen about 2 seconds (one half cycle of divided by 214 ) after go- ing to sleep. then the remote set could, for example, briefly listen for an incoming call using narrowband re- ception (which has little or no acquisition time), and listen for a predetermined tone with a very narrow- band filter. for different wake-up periods the value of the c can be changed. 2. if the intercom input is activated. the edge sense is programmable at r6 b7. 3. if the flipsw input is activated. the edge sense is programmable at r11 b7. when the chip wakes up it stores information about the reason for wake-up in the i/o registers at r14 b0-2 so the microprocessor can respond in a suitable way. the edge sense for flipsw and intercom are programmed at r14 b4-5. (note: throughout this document rx by means register x bit y; x is hexadecimal.) once the chip is awake, only the microprocessor can put it back into sleep mode. it does this through the bus port at r0 b7. the operate bit must be set before the com- mand to standby can be recognized. if the chip is awake and the user activates the intercom or flipsw inputs, then the microprocessor can sense these actions at r14 b4-5. at48802 2-5
pn code generation the at48802 contains two independently programmable pseudo-random noise (pn) generators. one is used for transmit and the other is for receive. they are 13-stage linear feedback shift registers clocked at f(master clock) / 16, or the chip rate, normally 960 khz (based on a 15.36 mhz master clock). each can be programmed to operate with lengths of 7 to 13-stages pn (8,192 bit code se- quence length). these lengths are actually linear maximal lengths plus one to simplify the internal circuitry. the long code length has the benefit of having many different maxi- mal-length codes available for co-location operation in similar spread-spectrum equipment with minimum mutual interference, thus allowing efficient use of frequency chan- nels. for example, there are over 600 maximal-length se- quences available for r13 pn, and over 300 for r11 pn. each maximal-length code can be considered a unique user channel. the mask bit in each pn register controls the counter sequence by setting feedback tap weights to either 0 or 1. the transmit pn generator (tx pn) output and the re- ceive pn generator (rx pn) output are time division mul- tiplexed precisely by the 50% duty-cycle tx pwr signal. that is, during the transmit cycle, only the tx pn codes are outputted at the tx/rx pn pin. conversely during the receive cycle, only the rx pn codes are outputted. there is no prohibition against using the same code for transmit and receive. the shift register taps are set at r2 b0-4 and r1 b0-7 for receive, and r4 b0-4 and r3 b0-7 for transmit. for definition purposes the end of the link which is initiat- ing the link is the master, and the end which is respond- ing is the slave. this means, e.g., for a cordless phone, if you are calling out then the handset becomes the mas- ter and the base station is the slave. if someone is calling you, then the base station is the master (be- cause it is initiating the radio link) and the handset is the slave. this function is set at r0 b6. if the chip is the master, then the transmit pn generator is clocked from the clock generator and the receive pn generator is clocked from the chip phase control (through the tau-dither generator). if the chip is the slave, then both pn generators are clocked from the chip phase con- trol. therefore the master transmit has independent tim- ing and the slave locks both pn generators, via the chip phase control, to the receive signal. finally, the master receive pn uses the chip phase control to lock to its re- ceived signal from the slave. in this way one can see the outline of an acquisition process. the at48802 pn spectral control feature enables the ra- dio frequency transmit spectrum to easily meet the fcc requirement that out-of-band energy in a 100 khz band- width be at least 20db below in-band maximum energy in the same bandwidth. by this means one can achieve more spreading and more widely spaced frequency channels with less output filtering and still meet the requirements. the tx rx pn output is three-stated for one mclk (mas- ter clock, the 15.36 mhz input ) at each transition. by means of external pull resistors, this makes the pn volt- age waveform rest at v cc /2 for 60 ns on every transition. the objective is that the rf transmit power should go to zero during these periods. this introduces a spectral notch at 7.5 mhz on each side of center. if this waveform is faithfully preserved by the spreading mixer and sub- sequent amplifiers then the rf transmit spectrum will have nulls near 7.5 mhz. this reduces the normal pn lobes which might otherwise exceed allowed amplitude. a particular application may or may not need this feature; for example, if only one frequency channel is being used, and it is in the center of the band, then depending on the output filter one may not have this problem. in such a case a sim- ple lowpass filter may be used from the pn generator out- put to the rf module pn input. a force-load function is provided for initializing the pn gen- erator to ensure the transmit and receive pn generator coefficients can be loaded into the counters without lock- ing up during the first-time loading after a power up cycle. this is common among multiple feedback pn counters. the force-load bit can be set by a logic 1 to the fload bit in the control register (register 0, bit 1). the transmit pn and the receive pn counters can be synchronized by asserting a logic 1 to the pn reset bit in the control register (register 0, bit 0). the pn out function at r0 b5 turns on the pn when set. at48802 tx_rx_pn v cc 470 0.1 uf r to rf circuit r is chosen to make the immediate value of pn output equal to v /2 cc figure 2. pn coupling for spectral control 2-6 at48802
frequency diversity improves signal-to-noise ratio built into the at48802 is an exclusive frequency diversity function, which enhances protection from pn noise due to imperfect correlation. the chip encodes the pn code se- quence such that when spread, the information is modu- lated and transmitted redundantly in two side lobes. that is, the redundant information is contained in two main lobes with a null at the carrier instead of the classical sin- gle lobe spreading spectra. the spreading bandwidth also doubles, effectively doubling the spreading chip rate. this has the benefit of increased processing gain and greatly reducing the residual pn noise near the carrier after cor- relation. the frequency diversity can be user enabled by setting the bw (band-width) bit high in the pn register (register 2, bit 7 for receive pn, and register 4, bit 7 for transmit pn). the transmit and receive pn generators are set independently. chip phase and tau-dither control the chip phase control circuit enables the user to step the chip phase in either direction by amounts from 1/16 to 8/16 chip per update. the size of the step is set in r5 b0-2, the step direction is controlled by the advance line, and the command to do a step is by pulsing the update line. the maximum allowed update rate is mclock/32. the tau-dither circuit is used to assist in the tracking a cor- relation peak. this is done as follows. when the locally generated receive pn is a good match to the incoming sig- nal at rf, then the rf signal is accurately despread and the signal energy is gathered into a narrow spectral region around the carrier. if a narrow if filter is used to filter this signal, then when the chip phase match to the incoming signal is good then the most possible power will get through the narrow if filter; when the chip phase is ad- vanced or retarded from the best place, then the signal power in a narrow band will fall. the tau-dither circuits, when activated, step the pn chip phase back and forth by a settable amount at a rate of tdd/2. if one looks at the rf module rssi (receive signal strength indicator) by us- ing the a/d converter interface, then when the pn phase is, on the average, optimum then the alternating output of rssi will show small variation at a rate of tdd/2. if the peak is not centered, then the rssi variation at tdd/2 measured through the a/d converter interface, will be- come larger because one phase of tau-dither will produce less rssi than the other. now one can track the peak by using the microprocessor to close this control loop which rssi interface the purpose of this circuitry is to provide an interface to a serial a/d converter and an integrate/dump filter, if de- sired. the interface is synchronized to tdd. the data from the a/d converter is converted to parallel and loaded to the register at r8 b0-7. the rssi function provides an in- tegrated/dump command output with timing completely adjustable throughout the tdd cycle and also completely adjustable for pulse width, except the hardware will not al- low the timing of rssi id to conflict with the a/d converter command. this allows optimum filtering of the rssi signal if desired. the adjustable timing is necessary to allow for different rf designs with different amounts of delay in the if filter. the sense of the rssi id output, that is, which way is integrate and which way is dump, is controlled via rc b6-7 rssi id timing is set via rc b0-5 for delay and rd b0-5 for pulse width. the smallest step is mclk/32 = 2 us for a 15.36 mhz clock. the 5 bits allow adjustment over a range of tdd/2. in order to get the other half tdd cycle, one must invert the rssi id bits at rc b6-7, which will invert the waveform. figure 3 shows the a/d converter timing for a converter such as the linear technology ltc 1196 national semi- conductor adc0831 or similar. has as an input to the rssi variation at tdd/2 measured through the a/d converter interface and has output using the update and advance controls. the control loop should null the tdd/2 signal. the available tau-dither amounts are 1/16 chip peak-to- peak, to 15/16 chip peak-to-peak, set at r5 b3-5. dither on/off is controlled via r0 b4 (track = high = dither on ). the tau-dither phase is actually only a retard or no retard with respect to the chip phase when tau-dither is off, this is a detail which the control system designer may need. if the tau-dither amplitude is changed it will not take affect until the receive pn code is reloaded. the dither output of the chip tells the microprocessor whether the dither phase is retarded (high) or not retarded. high is retarded. at48802 2-7
ad ce 15 clock cycles ad data hi z b7 b5 b3 b1 b6 b4 b2 b0 zero hi z ad sclk 1/16 mclk figure 3. a/d converter acquisition timing diagram rf controls ad sclk is always present. when ad ce is high then the a/d converter is in the low power mode. sampling and conversion begins on the next negative clock edge after ad ce goes low. for ad ce = 15 cycles wide, conversion is guaranteed to be completed and still allow time to output 8 data bits before the ad ce goes high again. tx pwr the transmit power control is synchronous with the tdd cycle so that the transmit power can turn on and off as needed. its sense is settable through r6 b1-2, or it can be set always in one state for simplex applications. tr sw the transmit receive switch function is intended to con- trol an antenna transmit-receive switch. its timing is syn- chronous with tdd and the sense is settable through r9 b4-5, or can be set always in one state for simplex appli- cations. gain intended to control the lna v cc or current to two different states in order to provide a receive path attenuator to keep the rssi level in best range for chip lock loop function. the timing is synchronous with tdd or can be set always in one state, via r9 b2-3. pn en the pn enable function is intended to allow the rf mod- ule to be set to either spread-spectrum or narrow band transmission and reception. narrowband mode is useful for a telephone handset to very quickly wake-up and de- termine if it is being signaled by the base, because the more lengthy spread-spectrum acquisition process is avoided when no signal is present, thus making the bat- tery standby time long. if a narrowband signal is present then a spread-spectrum acquisition may be done to fully establish the link. the pn en function is controlled by r2 b5-6 to be either low, high, or three-state high impedance. pa hi/lo power amp high low is an output to control the power amp v cc in the rf module so that in narrowband mode the transmit power can be held below 1mw to meet fcc requirements. this is controlled through r6 b0. audio and line controls tx aud mute and rx mute transmit audio mute and receive mute are intended to allow the user audio to be turned off as needed to prevent the other end from hearing undesired signals or noise dur- ing acquisition, or any other time. they are set via r0 b2- 3. (continued) 2-8 at48802
tx chop transmit chop is timed with tdd and can turn off the audio used to modulate transmit rf during the receive pe- riod. if the rf module has a single synthesizer then this function is needed to prevent a large sidetone due to re- ceive rf local oscillator modulation. r13 b0-1 control this function to be high, low, tdd or inverse tdd. aud t/h and aux t/h both audio track/hold and auxiliary track/hold have the same, independently settable function. if this chip is used in a high rate tdd system with analog audio modulation then it is necessary to track and hold the receive audio since it is only present half the time at the tdd rate of 7.5 khz. aud t/h provides a fully adjustable tdd rate pulse to do this. the pulse width and pulse timing are fully ad- justable over the range of 1 tdd cycle in increments of 1/64 of a tdd cycle, i.e., 2.1us steps, for a 15.36 mhz clock. the delay and pulse width are programmable via re b0-5 and rf b0-5 (r10 b0-5 and rf b0-5 for aux t/h). these register settings provide tdd/2 adjustability, and rest of the range is provided by re b6-7 (or r10 b6-7 for aux t/h) which can invert the output, or cause it to be always high or always low. ringer and attn dp ringer is controlled by r4 b5-6 and can be output always high, always low, three-state and 1875 hz tone to drive a speaker or piezo transducer. attenuator dial pulse is available to drive a relay when needed for pulse dialing. in the handset of a telephone there is no relay (it is in the base) so this output could be used to turn on/off an audio attenuator. audio and line controls (continued) figure 4. write cycle timing diagram microprocessor bi-directional bus interface most control functions, including most spread-spectrum controls, pn registers, rf controls, and telephone con- trols are loadable into a set of control registers via an 8 bit data bus. this 8 bit bi-directional address / data bus, ad7 - ad0 (lsb), is compatible with the 80c51 / 80c52 family of microcontroller. register data can be read back via the same data bus. twenty-one control registers (hex 00 to hex 14) are provided for complete implementation of cordless phone or wireless communication systems. reg- ister 8 and register 14 are read only. do not write to r14 b7. the microcontroller may run using the same 15.36 mhz master clock that the asic uses. however that is not ab- solutely necessary. in any case, it must be rated to oper- ate to at least 16 mhz frequency. data bus write cycle timing the bus multiplexes address information as well as data. address decoding is internally provided. the register ad- dress is directly mapped to the low-order address bits. that is, register 0 has the address code of hex 00, while register a has the address code of hex 0a. during a write cycle, the address is latched into the address de- coder by the falling edge of the ale signal. data from the microprocessor must be valid when the wr signal goes from a low-to-high state. figure 4 shows the write cycle timing. at48802 2-9
internal data path the at48802 has a 234 bits per second synchronous full duplex internal data path. this uses in-band signaling by manchester coded bpsk modulating an 1875 hz carrier, so voice must be disabled when data is on. this path is intended for call setup and control functions. to transmit data, r6 b6 (tde transmit data enable) must be set. the data presented to the tx data pin 49 will be transmitted out of the me dout pin 20. the input data must be synchronized, and this can be achieved by using the dither pin 54 as a clock. when transmission is com- plete the tde bit should be reset. to receive data, r6 b5 (rde receive data enable) must be set. the carrier output pin 17 will indicate when valid data is available. the me data in pin 23 must be pre- sented with a digital signal; an analog signal would have to be sent through a comparator with the correct amount of hysteresis first. the rx data pin 53 has the received data on it for use by the microcontroller. when reception is complete then r6 b5 should be reset. the data receiver has fully adjustable internal timing to ac- commodate the delays of various rf designs. data bus read cycle timing the read cycles multiplexed addressing scheme is the same as the write cycle. address mapping is also simi- larly made to the lower-order address bits. that is, register 0 has an address code of hex 00, while register a has an address code of hex 0a. data will be valid on the data bus and rd signal latches data as it goes from a low to a high state. the timing is shown in figure 5 below. figure 5. read cycle timing diagram 2-10 at48802
test aids sync output the sync pin 52 can be used to observe the timing of tx pn epoch and/or rx pn epoch. the functionality is con- trolled by r9 b0-1. the pulse indicates when the gener- ators start their pn codes, which are called the epochs. when a chip phase lock is achieved, the syncs are almost coincident. alternate port 0 general purpose output port 0 bits 0-3 can be pro- grammed in normal operation by writing to register 7. al- ternate usage of these bits for engineering test purposes is enabled and disabled by first writing the desired configu- ration to register 13 (decimal 19). note that in each case, a zero bit in register 13 enables the standard configuration for the asic port 0 outputs. table 1. port bit 0.0 alternate usage: p0.0 test selector p0.0 function reg 0x13 bits [3:2] 00 follows p0.0 (reg 7 bit 0) normal operation 01 data path demodulator, receive clock 10 data path demodulator, receive local oscillator 11 data path demodulator, dump signal (bit synchronized integrate and dump processing) the alternate uses of port 0.0 all deal with timing signals associated with the phase shift keyed data path operation. these signals are used for correctly setting the timing de- lays associated with hardware dependent delays in the rf and audio data circuitry. applications using the wli refer- ence design are not required to adjust the timing settings (register 12 contents). table 2. port bit 0.1 alternate usage: p0.1 test selector p0.1 function reg 0x13 bits [5:4] 00 follows p0.1 (reg 7 bit 1) normal operation 01 data path demodulator, phase shift keyed output 10 data path demodulator, integrators lsb 11 data path demodulator, carrier detector output the alternate uses of port 0.1 all deal with timing signals associated with the phase shift keyed data path operation. these signals are used for correctly setting the timing de- lays associated with hardware dependent delays in the rf and audio data circuitry. applications using the wli refer- ence design are not required to adjust the timing settings (register 12 contents). table 3 . port bit 0.2 alternate usage: p0.2 test selector p0.2 function reg 0x13 bit [6] 0 follows p0.2 (reg 7 bit 2) normal operation 1 receive pn sync pulse the alternate use of port 0.2 allows the receive pn gener- ator synchronization pulse to be probed. note that an ex- ternal pin on the asic is also dedicated to this function, and can be controlled by register 9 bits 0 and 1. table 4 . port bit 0.3 alternate usage: p0.3 test selector p0.3 function reg 0x13 bit [7] 0 follows p0.3 (reg 7 bit 3) normal operation 1 transmit pn sync the alternate use of port 0.3 allows the transmit pn gen- erator synchronization pulse to be probed. note that an external pin on the asic is also dedicated to this function, and can be controlled by register 9 bits 0 and 1. port 0 port 0 is a general purpose register output port of the at48802. it is suitable for various housekeeping functions of a telephone such as making led indicators turn on, driving a dtmf generator, keypad sensor, etc. this port is accessed through r7 b0-7 and its outputs appear on pins 2 through 6 and 12 through 14 of the chip. tdd rate r9 b7, when set low, causes the tdd rate to be normal 7500 hz. when set high, the tdd rate is 1875 hz. this mode can cause the transmit signal to be 1875 hz square wave am. this is useful when the handset must wake-up and detect whether it is being signaled in a very short time. if the pn is turned off then the receive microcontroller can be setup as a very narrow 1875 hz filter and detector to decide very quickly if the base is signaling the handset. if not, it may go back to sleep. when in 1875 hz tdd mode, delays and pulse widths of rssi, aud t/h, aux t/h and internal data path timing do not change, and still work in normal specified manner, so this mode is only for very specialized use. at48802 2-11
address/usage 76543210 0x00 general operation operate !standby master !slave pn out track/ !acquire tx audio mute rx audio mute force load re-sync 0x01 rx polynomial rx-p8 rx-p7 rx-p6 rx-p5 rx-p4 rx-p3 rx-p2 rx-p1 0x02 rx polynomial rx-bw pn en 1 pn en 0 rx-p13 rx-p12 rx-p11 rx-p10 rx-p9 0x03 tx polynomial tx-p8 tx-p7 tx-p6 tx-p5 tx-p4 tx-p3 tx-p2 tx-p1 0x04 tx polynomial tx-bw ring function 1 ring function 0 tx-p13 tx-p12 tx-p11 tx-p10 tx-p9 0x05 acq and track control ph1 ph0 td2 td1 td0 n2 n1 n0 0x06 tx pwr / dpath / ring flip switch polarity (wakeup) tde rde rdp ring attn dial pulse tx pwr 1 tx pwr 0 pa hi/lo 0x07 general purpose port p0.7 p0.6 p0.5 p0.4 p0.3 p0.2 p0.1 p0.0 0x08 rssi a/d a/d bit 7 a/d bit 6 a/d bit 5 a/d bit 4 a/d bit 3 a/d bit 2 a/d bit 1 a/d bit 0 0x09 gain / tdd rate / syncs tdd rate select 1875/!7500 soft reset tr sw 1 tr sw 0 gain 1 gain 0 sync mode (bin/tri) sync select tx/!rx register structure (continued) 2-12 at48802
address/usage 76543210 0x0a tx pn mask tx pn mask bit 12 tx pn mask bit 11 tx pn mask bit 10 tx pn mask bit 9 tx pn mask bit 8 tx pn mask bit 7 tx pn mask bit 6 tx pn mask bit 5 0x0b rx pn mask rx pn mask bit 12 rx pn mask bit 11 rx pn mask bit 10 rx pn mask bit 9 rx pn mask bit 8 rx pn mask bit 7 rx pn mask bit 6 rx pn mask bit 5 0x0c rssi delay rssi id 1 rssi id 0 td5 td4 td3 td2 td1 td0 0x0d rssi width tw4 tw3 tw2 tw1 tw0 0x0e aud t/h delay aud t/h 1 aud t/h 0 td5 td4 td3 td2 td1 td0 0x0f aud t/h width tw4 tw3 tw2 tw1 tw0 0x10 aux t/h delay aux t/h 1 aux t/h 0 td5 td4 td3 td2 td1 td0 0x11 aux t/h width intercom polarity (wakeup) p0.7 mux 0 = reg 7 1 = aux t/h tw4 tw3 tw2 tw1 tw0 0x12 data path delays dpath dump 3 dpath dump 2 dpath dump 1 dpath lo1 dpath lo0 dpath clk2 dpath clk1 dpath clk0 0x13 bit functions p0.3 opt txpn sync p0.2 opt rx pn sync p0.1 opt1 (dpath) p0.1 opt0 (dpath) p0.0 opt1 (dpath) p0.0 opt0 (dpath) tx chop 1 tx chop 0 0x14 sleep mode / wake test mode sense intercom input line sense flip switch input line wake intercom sw latch wake flip sw latch wake timer time-out latch register structure (continued) at48802 2-13
function register bit # description resync 0 0 0 = normal pn counter operation. 1 = re-synchronizes rx pn and tx pn generators to the same counting state. force load 0 1 0 = no action. 1 = forces an immediate loading of the tx pn polynomial from the transmit polynomial register into the pn generator and the rx pn polynomial from the receive polynomial register into the rx pn generator. rx audio mute 0 2 0 = sets a logic 0 to the rx mute pin 55. 1 = sets a logic 1 to the rx mute pin 55. tx audio mute 0 3 0 = sets a logic 0 to the tx mute pin 59. 1 = sets a logic 1 to the tx mute pin 59. track !acquire 04 0 = tau-dither on. 1 = tau-dither off. pn out 0 5 0 = tx rx pn pin 25 is disabled and always low. 1 = tx rx pn pin 25 is enabled and toggles. master !slave 06 0 = sets the unit to slave mode of operation (unit receiving a link setup request). 1 = master mode operation (unit originating a link setup request). operate !standby 0 7 see section 2.2 rx-p1 through rx-p8 1 0-7 low-order receive pn polynomial (shift register tap weights). p1 is lsb. rx-p9 through rx-p13 2 0-4 high-order receive pn polynomial (shift register tap weights). p13 is msb. pn en 2 5-6 pn en 0 pn en 1 pn en pin 22 000 0 1 three-state 1 0 three-state 111 rx-bw 2 7 0 = disables receive diversity mode. 1 = enables receive diversity mode. tx-p1 through tx-p8 3 0-7 low-order transmit pn polynomial. p1 is lsb. tx-p9 through tx-p13 4 0-4 high-order transmit pn polynomial. p13 is msb. ring func 0 4 5-6 ring f0 ring f1 ringer pin 62 ring func 1 0 0 0 0 1 three-state 1 0 1875 hz 111 register functions (continued) 2-14 at48802
function register bit # description tx-bw 4 7 0 = disables transmit diversity mode. 1 = enables transmit diversity mode. n0, n1, n2 (n0 = lsb) 5 0-2 chip phase control step size. n2, n1, n0 step size 000 1/16 chip 001 2/16 chip 010 3/16 chip 011 4/16 chip 100 5/16 chip 101 6/16 chip 110 7/16 chip 111 8/16 chip td0, td1, td2 (td0 = lsb) 5 3-5 tau-dither amplitude. td2, td1, td0 peak-to-peak amplitude 000 1/16 chip 001 3/16 chip 010 5/16 chip 011 7/16 chip 100 9/16 chip 101 11/16 chip 110 13/16 chip 111 15/16 chip note: to load a new tau-dither value, it must be followed by the loading of a receiver pn code to latch in the new tau-dither. ph0, ph1 5 6, 7 selects one of 4 phases of the r11 sync (from the masters tx pn generator) with which to reset the masters receive pn generator when attempting to acquire code lock with the slave unit. this is useful in acquisition when transitioning from r11 to r13 which is four times as long. this specialized function is used in the atmel acquisition software. pa hi/lo 6 0 0 = pa hi/lo pin 16 low. 1 = pa hi/lo pin 16 high. intended for control of rf transmit power to a lower level in narrowband mode. register functions (continued) (continued) at48802 2-15
function register bit # description tx pwr 0 tx pwr 1 6 1-2 turn rf transmitter on or off. tx pwr 0 tx pwr 1 tx pwr pin 56 000 01tdd 1 0 !tdd 111 ring attn or dial pulse 63 for attenuating the ring amplitude as heard in the handset, or for controlling an off hook/pulse dial relay in the base station of a telephone. useful in handset when there is no separate ring transducer from the speaker. 1 sets 1, 0 sets 0 at pin 8. rdp 6 4 receive data polarity. inverts or does not invert receive data in the internal data path. rde tde 5 5-6 receive and transmit data enable. 0 = disable, 1 = enable input pins 49 and 53. flip switch polarity 67 wakeup edge sense polarity for input pin 21 0 = down edge, 1 = up edge sensing. port 0 7 0-7 controls general purpose output port at pins 2-6 and 12-14. non-inverting. rssi ad 8 0-7 read only, contains the data from the a to d converter gathered serially from pins 26, 28, 30. non-inverting. bit 0 = lsb. sync select sync mode 9 0-1 these bits control how transmit and receive epoch sync pulses appear on pin 52. select mode sync pin 52 00 trinary, rec up, xmt down 0 1 binary, rec up 10 trinary, xmt up, rec down 1 1 binary, xmt up gain 0, 1 9 2-3 intended to control two receive gain states in the rf module. gain 0 gain 1 gain pin 50 000 01tdd 1 0 !tdd 111 register functions (continued) (continued) 2-16 at48802
function register bit # description tr sw 0, 1 9 4-5 intended to control the transmit-receive switch in the rf module. tr sw 0 tr sw 1 tr switch pin 19 000 01tdd 1 0 !tdd 111 soft reset 9 6 not a user control. tdd rate select 9 7 see section 2.11, 1 = 1875 hz, 0 = 7500 hz. tx pn mask a 0-7 these set the length of the pn code. function is the same for transmit and receive. rx pn mask b 0-7 shift register size code length mask r13 8192 ff r12 4096 7f r11 2048 3f r10 1024 1f r9 512 0f r8 256 07 r7 128 03 r6 64 01 rssi delay c 0-5 rssi id pin 63 delay with respect to internal tdd positive edge. 1 lsb = 2.1 m s or 32mclk. bit 0 = lsb. range is tdd/2. the range is increased to tdd by inverting the signal using rssi i/d bits 6 and 7 (see below). rssi id c 6-7 used in conjunction with rssi delay. 0-1 rssi id rssi id rssi id pin 63 000 0 1 tdd, delayed 1 0 !tdd, delayed 111 intended to be used with an integrate and dump filter; see section 2.6. rssi width d 0-4 used in conjunction with rssi delay. 1 lsb = 2.1 m s or 32mclk. bit 0 = lsb. aud th delay aud th 0-1 aud th width e e f 0-5 6-7 0-4 same functionality as rssi above except applies to the aud th signal at pin 15. see section 2.8.3. register functions (continued) (continued) at48802 2-17
function register bit # description aux th delay aux th 0-1 aux th width 10 10 11 0-5 6-7 0-4 same functionality as rssi above except applies to the aux th signal at pin 14 if so selected by register 11 bit 6 (see below). see section 2.8.3. pin 14 is dual use. port 0 bit 7 mux 11 6 controls a multiplexed output pin 14. 0 selects register 7 bit 6 non-inverted. 1 selects aux th function, see above. intercom polarity 11 7 wakeup edge sense polarity for input pin 51. 0 = down edge, 1 = up edge sensing. data path delays 12 0-7 these bits set the delays in the various sub-functions of the internal data path receiver. this allows any arbitrary time delay in the rf module design and still optimally detect data. tx chop 0, 1 13 0-1 intended to control an audio switch which disconnects audio from the rf module modulation input during the receive part of tdd. pin 60. tx chop 0 tx chop 1 tx chop pin 60 000 01tdd 1 0 !tdd 111 p0.0 opt 0, 1 13 2-3 allows internal data path signals to be observed at pin 2 for engineering purposes, to assist in setting the data path delays. p0.0 opt1 p0.0 opt0 port 0.0 muxed function 0 0 register 7 bit 0 01 rx_clk (me_din_smp) 10 rx_lo (delay_div512) 1 1 dump p0.1 opt 0, 1 13 4-5 equivalent function to port 0 bit 0 above, except for port 0 bit 1, pin 3. p0.1 opt1 p0.1 opt0 port 0.1 muxed function 0 0 register 7 bit 1 01 demod, psk demod o/p 10 demod, integrators lsb 11 demod, carrier detector register functions (continued) (continued) 2-18 at48802
function register bit # description p0.2 opt 13 6 0 selects register 7 bit 2 to output at pin 4. 1 selects rx pn sync to output at pin 4. p0.3 opt 13 7 0 selects register 7 bit 3 to output at pin 5. 1 selects tx pn sync to output at pin 5. wake latches 14 0-2 allows the microcontroller to see why the unit came awake, to allow proper response. wake 0 wake 1 wake 2 wakeup cause 0 0 0 power on reset 0 0 1 timer 0 1 0 flipsw 0 1 1 timer and flipsw 1 0 0 intercom 1 0 1 timer and intercom 1 1 0 flipsw and intercom 1 1 1 everything wake bits are cleared (set to 0) upon entering the sleep mode. see section 2.2. sense flipsw 14 4 direct sense of flipsw input pin 21. for example, when the handset is already awake and the user wants to hang up and start a new call, then the microcontroller could sense this by scanning this bit. not latched. sense intercom 14 5 direct sense of intercom pin 51. for example, when the handset is already awake and the user wants to hang up and start an intercom call, then the microcontroller could sense this by scanning this bit. not latched. test mode 14 7 not a user function. register functions (continued) lead temperature ...........................................300c storage temperature...................... -55c to +125c v cc , supply voltage .......................... -0.3v to +7.0v input pin voltage........................-0.3v to v cc + 0.3v input pin current.......................... -10 ma to +10 ma *notice: stresses beyond those listed under absolute maxi- mum ratings may cause permanent damage to the device. this is a stress rating only and functional operation of the device at these or any other conditions beyond those indi- cated in the operational sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. absolute maximum ratings* at48802 2-19
parameter conditions min max units v cc , supply voltage 4 6 volts i dd , supply current v cc = 5.0v, mclk = 15.36 mhz standby mode tbd tbd ma m a ambient temperature 0 70 c operating characteristics parameter min max units cmos input specifications v il , low level input voltage 0.3 v cc volts v ih , high level input voltage 0.7 v cc volts i il , low level input current -1.0 m a i ih , high level input current 1.0 m a cmos output specifications v ol , low level output voltage 0.4 volts v oh , high level output voltage 3.5 volts output current pins 15, 17, 19, 20, 26, 28, 29, 50, 53, 54, 55, 56, 58, 59, 60, 63 2ma pins 16, 22, 37, 38, 39, 40, 44, 45, 46, 47, 52, 62 4 ma pins 2, 3, 4, 5, 6, 12, 13, 14, 42 8 ma pin 48 16 ma pins 8, 25 24 ma dc electrical characteristics (1) unless otherwise specified, v cc = +5v, 0c t a 70c note: 1. sleep mode the following pins are functional and active during sleep mode: all v cc and gnd; 18, 21, 31, 48, 51, 58. all other inputs are protected so that regardless of source voltage, within normal 0 to v cc limits, and impedance, including floating, no static current larger than normal static current will be drawn from the power supply. all other outputs are three-stated by a special internal control line from the sleep mode control circuits. 2-20 at48802
parameter min max units t ale , ale high pulse width 50 ns t av , address valid to ale low 10 ns t ah , address hold after ale low 10 ns t awl , ale low to wr low 20 ns t w , wr pulse width 2 t clk sec t r , rd pulse width 2 t clk sec t dvw , data valid to wr transition 0 ns t dvr , data valid to rd transition 10 ns t h , data hold after wr 10 ns t wah , wr high to ale high 10 ns t rah , rd high to ale high 10 ns t rvd , rd to valid data 0 t clk sec t dh , data hold after rd 0 t clk sec t arl , ale low to rd low 20 ns ac electrical characteristics 0c t a +70c, 4.0v v cc 6.0 t clk = 1/f mclk at48802 2-21
figure 7. read cycle timing diagram figure 6. write cycle timing diagram 2-22 at48802
speed (mhz) power supply ordering code package operation range 16 5v 20% AT48802-16QC 64q commercial (0 c to 70 c) at48802-16qi 64q industrial (-40 c to 85 c) ordering information package type 64q 64 lead, plastic gull wing quad flatpack (pqfp) at48802 2-23


▲Up To Search▲   

 
Price & Availability of AT48802-16QC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X